Lead the global PCIe / CXL Center of Excellent (CoE) team on developing latest state of the art PCIe / CXL solution for next generation FPGA in the latest process technology node.
Manages the engineering team resources, their functions, activities, responsibilities, and driving continuous improvement and silicon quality standards to ensure key factors such as power, performance, area, and cost are meeting requirements.
Provide leadership in PCIe and CXL protocol, including transaction layers, data link layers, and physical layers.
Drive innovation in design methodologies, techniques, and tools to improve performance, power efficiency, and latency.
Collaborate with cross-functional teams including hardware, software, and verification teams to ensure integrated and optimized PCIe designs for driving team results.
Drives results by inspiring people, role modeling Intel values, developing the capabilities of others, and ensuring a productive work environment.
Job Description :
Qualifications :
Job Type : Regular
Shift : Shift 1 (Malaysia)
Primary Location : Penang 15
Additional Locations :
Posting Statement :
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Seniority level : Director
Employment type : Full-time
Job function :
Engineering and Information Technology
Industries :
Semiconductor Manufacturing
#J-18808-Ljbffr
Engineering Manager • Bayan Lepas, Penang, Malaysia