Lattice Semiconductor Malaysia Sdn. Bhd. is a global developer of low-cost, low-power programmable logic solutions.
Responsibilities
- Work with IP architect to understand IP features, create verification & testing strategies including testbench architecture and testplan.
- Perform detailed testing of IP features and ensure coverage is met.
- Ensure IP is compatible with industry standard synthesis & simulator tools.
- Coordinate with IP designer on IP release mechanism for testing.
- Develop scripts in Python and other scripting languages to automate soft IP development and testing process.
Qualifications
At least 8 years digital design verification related experience.Bachelor or master’s degree in relevant field such as Electronics and Electrical Engineering, Computer Engineering, or Computer Science.Skill in debugging and analyzing complex digital design.Experience in HDL and HVL languages and methodologies such as SystemVerilog, UVM, OVM, Formal, SystemC.Knowledge in ASIC / FPGA / SoC verification or development cycle.Knowledge in simulation tools like Cadence IES / XCELIUM, Synopsys VCS, or Mentor’s Questa.Experience in building and deploying design verification related tools & methodologies.Experience in programming or scripting skills such as C++, Python, Perl, Shell, TCL or Make.Strong communication, analytical and documentation skills and ability to interface with other groups / site.Experience in industry standard protocols & technologies such as AMBA, Ethernet, PCIe, DRAM, Video, Security is a strong plus.Lattice recognises that employees are its greatest asset and is committed to providing a comprehensive compensation and benefits program to attract, retain, motivate, reward, and celebrate the highest caliber employees.
Applications are welcome from all qualified candidates.
#J-18808-Ljbffr